Contiki 2.5
platform-conf.h
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2010, Swedish Institute of Computer Science.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions
7  * are met:
8  * 1. Redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer.
10  * 2. Redistributions in binary form must reproduce the above copyright
11  * notice, this list of conditions and the following disclaimer in the
12  * documentation and/or other materials provided with the distribution.
13  * 3. Neither the name of the Institute nor the names of its contributors
14  * may be used to endorse or promote products derived from this software
15  * without specific prior written permission.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE INSTITUTE AND CONTRIBUTORS ``AS IS'' AND
18  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20  * ARE DISCLAIMED. IN NO EVENT SHALL THE INSTITUTE OR CONTRIBUTORS BE LIABLE
21  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27  * SUCH DAMAGE.
28  *
29  * $Id: platform-conf.h,v 1.1 2010/08/24 16:26:38 joxe Exp $
30  */
31 
32 /**
33  * \file
34  * A brief description of what this file is
35  * \author
36  * Joakim Eriksson <joakime@sics.se>
37  */
38 
39 #ifndef __PLATFORM_CONF_H__
40 #define __PLATFORM_CONF_H__
41 
42 /*
43  * Definitions below are dictated by the hardware and not really
44  * changeable!
45  */
46 #define ZOLERTIA_Z1 1 /* Enric */
47 
48 #define PLATFORM_HAS_LEDS 1
49 
50 #ifdef __IAR_SYSTEMS_ICC__
51 #include <intrinsics.h>
52 #include <in430.h>
53 #define dint() __disable_interrupt()
54 #define eint() __enable_interrupt()
55 #define __MSP430F2617__ 1
56 #define __MSP430__ 1
57 #define CC_CONF_INLINE
58 #define BV(x) (1 << x)
59 #else
60 #define CC_CONF_INLINE inline
61 #endif
62 
63 
64 /* CPU target speed in Hz */
65 /* CPU target speed in Hz */
66 #define F_CPU 8000000uL // 8MHz by default
67 //Enric #define F_CPU 3900000uL /*2457600uL*/
68 
69 /* Our clock resolution, this is the same as Unix HZ. */
70 #define CLOCK_CONF_SECOND 128UL
71 
72 #define BAUD2UBR(baud) ((F_CPU/baud))
73 
74 #define CCIF
75 #define CLIF
76 
77 #define HAVE_STDINT_H
78 #define MSP430_MEMCPY_WORKAROUND 1
79 #include "msp430def.h"
80 
81 
82 /* Types for clocks and uip_stats */
83 typedef unsigned short uip_stats_t;
84 typedef unsigned long clock_time_t;
85 typedef unsigned long off_t;
86 
87 /* the low-level radio driver */
88 #define NETSTACK_CONF_RADIO cc2420_driver
89 
90 /*
91  * Definitions below are dictated by the hardware and not really
92  * changeable!
93  */
94 
95 /* LED ports */
96 #define LEDS_PxDIR P5DIR
97 #define LEDS_PxOUT P5OUT
98 #define LEDS_CONF_RED 0x10
99 #define LEDS_CONF_GREEN 0x40
100 #define LEDS_CONF_YELLOW 0x20
101 
102 /* DCO speed resynchronization for more robust UART, etc. */
103 #define DCOSYNCH_CONF_ENABLED 0
104 #define DCOSYNCH_CONF_PERIOD 30
105 
106 #define ROM_ERASE_UNIT_SIZE 512
107 #define XMEM_ERASE_UNIT_SIZE (64*1024L)
108 
109 
110 #define CFS_CONF_OFFSET_TYPE long
111 
112 /* Use the first 64k of external flash for node configuration */
113 #define NODE_ID_XMEM_OFFSET (0 * XMEM_ERASE_UNIT_SIZE)
114 
115 /* Use the second 64k of external flash for codeprop. */
116 #define EEPROMFS_ADDR_CODEPROP (1 * XMEM_ERASE_UNIT_SIZE)
117 
118 #define CFS_XMEM_CONF_OFFSET (2 * XMEM_ERASE_UNIT_SIZE)
119 #define CFS_XMEM_CONF_SIZE (1 * XMEM_ERASE_UNIT_SIZE)
120 
121 #define CFS_RAM_CONF_SIZE 4096
122 
123 /*
124  * SPI bus configuration for the TMote Sky.
125  */
126 
127 /* SPI input/output registers. */
128 #define SPI_TXBUF UCB0TXBUF
129 #define SPI_RXBUF UCB0RXBUF
130 
131  /* USART0 Tx ready? */
132 #define SPI_WAITFOREOTx() while ((UCB0STAT & UCBUSY) != 0)
133  /* USART0 Rx ready? */
134 #define SPI_WAITFOREORx() while ((IFG2 & UCB0RXIFG) == 0)
135  /* USART0 Tx buffer ready? */
136 #define SPI_WAITFORTxREADY() while ((IFG2 & UCB0TXIFG) == 0)
137 
138 #define MOSI 1 /* P3.1 - Output: SPI Master out - slave in (MOSI) */
139 #define MISO 2 /* P3.2 - Input: SPI Master in - slave out (MISO) */
140 #define SCK 3 /* P3.3 - Output: SPI Serial Clock (SCLK) */
141 
142 /*
143  * SPI bus - M25P80 external flash configuration.
144  */
145 //#define FLASH_PWR 3 /* P4.3 Output */ ALWAYS POWERED ON Z1
146 #define FLASH_CS 4 /* P4.4 Output */
147 #define FLASH_HOLD 7 /* P5.7 Output */
148 
149 /* Enable/disable flash access to the SPI bus (active low). */
150 
151 #define SPI_FLASH_ENABLE() ( P4OUT &= ~BV(FLASH_CS) )
152 #define SPI_FLASH_DISABLE() ( P4OUT |= BV(FLASH_CS) )
153 
154 #define SPI_FLASH_HOLD() ( P5OUT &= ~BV(FLASH_HOLD) )
155 #define SPI_FLASH_UNHOLD() ( P5OUT |= BV(FLASH_HOLD) )
156 
157 
158 /*
159  * SPI bus - CC2420 pin configuration.
160  */
161 
162 #define CC2420_CONF_SYMBOL_LOOP_COUNT 1302 /* 326us msp430X @ 8MHz */
163 
164 /* P1.2 - Input: FIFOP from CC2420 */
165 #define CC2420_FIFOP_PORT(type) P1##type
166 #define CC2420_FIFOP_PIN 2
167 /* P1.3 - Input: FIFO from CC2420 */
168 #define CC2420_FIFO_PORT(type) P1##type
169 #define CC2420_FIFO_PIN 3
170 /* P1.4 - Input: CCA from CC2420 */
171 #define CC2420_CCA_PORT(type) P1##type
172 #define CC2420_CCA_PIN 4
173 /* P4.1 - Input: SFD from CC2420 */
174 #define CC2420_SFD_PORT(type) P4##type
175 #define CC2420_SFD_PIN 1
176  /* P3.0 - Output: SPI Chip Select (CS_N) */
177 #define CC2420_CSN_PORT(type) P3##type
178 #define CC2420_CSN_PIN 0
179 /* P4.5 - Output: VREG_EN to CC2420 */
180 #define CC2420_VREG_PORT(type) P4##type
181 #define CC2420_VREG_PIN 5
182 /* P4.6 - Output: RESET_N to CC2420 */
183 #define CC2420_RESET_PORT(type) P4##type
184 #define CC2420_RESET_PIN 6
185 
186 
187 #define CC2420_IRQ_VECTOR PORT1_VECTOR
188 
189 /* Pin status. */
190 #define CC2420_FIFOP_IS_1 (!!(CC2420_FIFOP_PORT(IN) & BV(CC2420_FIFOP_PIN)))
191 #define CC2420_FIFO_IS_1 (!!(CC2420_FIFO_PORT(IN) & BV(CC2420_FIFO_PIN)))
192 #define CC2420_CCA_IS_1 (!!(CC2420_CCA_PORT(IN) & BV(CC2420_CCA_PIN)))
193 #define CC2420_SFD_IS_1 (!!(CC2420_SFD_PORT(IN) & BV(CC2420_SFD_PIN)))
194 
195 /* The CC2420 reset pin. */
196 #define SET_RESET_INACTIVE() (CC2420_RESET_PORT(OUT) |= BV(CC2420_RESET_PIN))
197 #define SET_RESET_ACTIVE() (CC2420_RESET_PORT(OUT) &= ~BV(CC2420_RESET_PIN))
198 
199 /* CC2420 voltage regulator enable pin. */
200 #define SET_VREG_ACTIVE() (CC2420_VREG_PORT(OUT) |= BV(CC2420_VREG_PIN))
201 #define SET_VREG_INACTIVE() (CC2420_VREG_PORT(OUT) &= ~BV(CC2420_VREG_PIN))
202 
203 /* CC2420 rising edge trigger for external interrupt 0 (FIFOP). */
204 #define CC2420_FIFOP_INT_INIT() do { \
205  CC2420_FIFOP_PORT(IES) &= ~BV(CC2420_FIFOP_PIN); \
206  CC2420_CLEAR_FIFOP_INT(); \
207  } while(0)
208 
209 /* FIFOP on external interrupt 0. */
210 #define CC2420_ENABLE_FIFOP_INT() do {CC2420_FIFOP_PORT(IE) |= BV(CC2420_FIFOP_PIN);} while(0)
211 #define CC2420_DISABLE_FIFOP_INT() do {CC2420_FIFOP_PORT(IE) &= ~BV(CC2420_FIFOP_PIN);} while(0)
212 #define CC2420_CLEAR_FIFOP_INT() do {CC2420_FIFOP_PORT(IFG) &= ~BV(CC2420_FIFOP_PIN);} while(0)
213 
214 /*
215  * Enables/disables CC2420 access to the SPI bus (not the bus).
216  * (Chip Select)
217  */
218 
219  /* ENABLE CSn (active low) */
220 #define CC2420_SPI_ENABLE() (CC2420_CSN_PORT(OUT) &= ~BV(CC2420_CSN_PIN))
221  /* DISABLE CSn (active low) */
222 #define CC2420_SPI_DISABLE() (CC2420_CSN_PORT(OUT) |= BV(CC2420_CSN_PIN))
223 #define CC2420_SPI_IS_ENABLED() ((CC2420_CSN_PORT(OUT) & BV(CC2420_CSN_PIN)) != BV(CC2420_CSN_PIN))
224 
225 #endif /* __PLATFORM_CONF_H__ */